

UC1848 UC2848 UC3848

# Average Current Mode PWM Controller

#### **FEATURES**

- Practical Primary Side Control of Isolated Power Supplies with DC Control of Secondary Side Current
- Accurate Programmable Maximum Duty Cycle Clamp
- Maximum Volt-Second Product Clamp to Prevent Core Saturation
- Practical Operation Up to 1MHz
- High Current (2A Pk) Totem Pole Output Driver
- Wide Bandwidth (8MHz) Current Error Amplifier
- Under Voltage Lockout Monitors VCC, VIN and VREF
- Output Active Low During UVLO
- Low Startup Current (500μA)
- Precision 5V Reference (1%)

#### **BLOCK DIAGRAM**



### **DESCRIPTION**

The UC3848 family of PWM control ICs makes primary side average current mode control practical for isolated switching converters. Average current mode control insures that both cycle by cycle peak switch current and maximum average inductor current are well defined and will not run away in a short circuit situation. The UC3848 can be used to control a wide variety of converter topologies.

In addition to the basic functions required for pulse width modulation, the UC3848 implements a patented technique of sensing secondary current in an isolated buck derived converter from the primary side. A current waveform synthesizer monitors switch current and simulates the inductor current down slope so that the complete current waveform can be constructed on the primary side without actual secondary side measurement. This information on the primary side allows for full DC control of output current.

The UC3848 circuitry includes a precision reference, a wide bandwidth error amplifier for average current control, an oscillator to generate the system clock, latching PWM comparator and logic circuits, and a high current

output driver. The current error amplifier easily interfaces with an optoisolator from a secondary side voltage sensing circuit.

A full featured undervoltage lockout (UVLO) circuit is contained in the UC3848. UVLO monitors the supply voltage to the controller (VCC), the reference voltage (VREF), and the input line voltage (VIN). All three must be good before soft start commences. If either VCC or VIN is low, the supply current required by the chip is only 500μA and the output is actively held low.

Two on board protection features set controlled limits to prevent transformer core saturation. Input voltage is monitored and pulse width is constrained to limit the maximum volt-second product applied to the transformer. A unique patented technique limits maximum duty cycle within 3% of a user programmed value.

These two features allow for more optimal use of transformers and switches, resulting in reduced system size and cost.

Patents embodied in the UC3848 belong to Lambda Electronics Incorporated and are licensed for use in applications employing these devices.

#### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage (Pin 15)22V                                |
|-----------------------------------------------------------|
| Output Current, Source or Sink (Pin 14)                   |
| DC                                                        |
| Pulse (0.5 s)                                             |
| Power Ground to Ground (Pin 1 to Pin 13) $\dots \pm 0.2V$ |
| Analog Input Voltages                                     |
| (Pins 3, 4, 7, 8, 12, 16)                                 |
| Analog Input Currents, Source or Sink                     |
| (Pins 3, 4, 7, 8, 11, 12, 16)                             |
|                                                           |

| 5 & 10) 5mA     |
|-----------------|
| 1W              |
| -65°C to +150°C |
| +300°C          |
|                 |

Notes: All voltages are with respect to ground (DIL and SOIC Pin 1). Currents are positive into the specified terminal. Pin numbers refer to the 16 pin DIL and SOIC packages. Consult Packaging Section of Databook for thermal limitations and considerations of packages.

## **CONNECTION DIAGRAMS**



| PLCC-20 & LCC-20 | PACKAGE PIN F | UNCTION |
|------------------|---------------|---------|
|                  | FUNCTION      | PIN     |
| (Top View)       | N/C           | 1       |
| Q & L Packages   | GND           | 2       |
|                  | VREF          | 3       |
|                  | NI            | 4       |
|                  | INV           | 5       |
|                  | N/C           | 6       |
| 3 2 1 20 19      | CAO           | 7       |
|                  | CT            | 8       |
| <b>∥4</b> 18 □   | VS            | 9       |
| 5 17             | DMAX          | 10      |
| 6 16             | N/C           | 11      |
| ] -              | CDC           | 12      |
| [ 7              | CI            | 13      |
| [8 14]           | IOFF          | 14      |
| 9 10 11 12 13    | ION           | 15      |
|                  | N/C           | 16      |
|                  | PGND          | 17      |
|                  | OUT           | 18      |
|                  | VCC           | 19      |
|                  | UV            | 20      |
|                  |               |         |

#### THERMAL RATINGS TABLE

| Package   | ΘJA                   | ΘЈС                  |
|-----------|-----------------------|----------------------|
| DIL-16J   | 80-120                | 28 <sup>(2)</sup>    |
| DIL-16N   | 90 <sup>(1)</sup>     | 45                   |
| SOIC-16DW | 50-100 <sup>(1)</sup> | 27                   |
| PLCC-20   | 43-75 <sup>(1)</sup>  | 34                   |
| LCC-20    | 70-80                 | 20 <sup>(2)(3)</sup> |

(1) Specified  $\Theta_{\text{JJA}}$  (junction to ambient) is for devices mounted to  $\sin^2 FR4$  PC board with one ounce copper where noted. When resistance range is given, lower values are for  $\sin^2$  aluminum PC board. Test PWB was 0.062in thick and typically used 0.635mm trace widths for power packages and 1.3mm trace widths for non-power packages with 100 x 100 mil probe land area at the end of each trace.

 $(2)\Theta_{\text{Juc}}$  data values stated were derived from MIL-STD-1835B. MIL-STD-1835B states that the baseline values shown are worst case (mean +2s) for a 60 x 60mil microcircuit device silicon die and applicable for devices with die sizes up to 14400 square mils. For device die sizes greater than 14400 square mils use the following values; dual-in-line, 11°C/W; flat pack 10°C/W; pin grid array, 10°C/W.

(3)  $\Theta_{IC}$  estimated for backside of device, through the metaplized thermal condition pads.

**ELECTRICAL CHARACTERISTICS:** Unless otherwise stated, all specifications are over the junction temperature range of  $-55^{\circ}$ C to  $+125^{\circ}$ C for the UC1848,  $-40^{\circ}$ C to  $+85^{\circ}$ C for the UC2848, and  $0^{\circ}$ C to  $+70^{\circ}$ C for the UC3848. Test conditions are: VCC = 12V, CT = 400pF, CI = 100pF, IOFF = 100 $\mu$ A, CDC = 100nF, Cvs = 100pF, and Ivs = 400 $\mu$ A, TA = TJ.

| PARAMETER                              | TEST CONDITIONS          | MIN  | TYP  | MAX  | UNITS |
|----------------------------------------|--------------------------|------|------|------|-------|
| Real Time Current Waveform Synthesizer |                          |      |      |      |       |
| Ion Amplifier                          |                          |      |      |      |       |
| Offset Voltage                         |                          | 0.95 | 1    | 1.05 | V     |
| Slew Rate (Note 1)                     |                          | 20   | 25   |      | V/μs  |
| lib                                    |                          |      | -2   | -20  | μΑ    |
| IOFF Current Mirror                    |                          |      |      |      |       |
| Input Voltage                          |                          | 0.95 | 1    | 1.05 | V     |
| Current Gain                           |                          | 0.9  | 1    | 1.1  | A/A   |
| Current Error Amplifier                |                          |      |      |      |       |
| Avol                                   |                          | 60   | 100  |      | dB    |
| Vio                                    | 12V ≤ VCC 20V, 0V VCM 5V |      |      | 10   | mV    |
| lib                                    |                          |      | -0.5 | -3   | μΑ    |
| Voh                                    | Io = -200μA              | 3    | 3.3  |      | V     |
| Vol                                    | Io = 200μA               |      | 0.3  | 0.6  | V     |
| Source Current                         | Vo = 1V                  | 1.4  | 1.6  | 2.0  | mA    |
| GBW Product                            | f = 200kHz               | 5    | 8    |      | MHz   |
| Slew Rate (Note 1)                     |                          | 8    | 10   |      | V/μs  |
| Oscillator                             |                          |      |      |      |       |
| Frequency                              | TA = 25°C                | 240  | 250  | 260  | kHz   |
|                                        |                          | 235  |      | 265  | kHz   |
| Ramp Amplitude                         |                          | 1.5  | 1.65 | 1.8  | V     |
| Duty Cycle Clamp                       |                          |      |      |      |       |
| Max Duty Cycle                         | V(DMAX) = 0.75 • VREF    | 73.5 | 76.5 | 79.5 | %     |
| Volt Second Clamp                      |                          |      |      |      |       |
| Max On Time                            |                          | 900  |      | 1100 | ns    |
| VCC Comparator                         |                          |      |      |      | _     |
| Turn-on Threshold                      |                          |      | 13   | 14   | V     |
| Turn-off Threshold                     |                          | 9    | 10   |      | V     |
| Hysteresis                             |                          | 2.5  | 3    | 3.5  | V     |

**ELECTRICAL CHARACTERISTICS:** Unless otherwise stated, all specifications are over the junction temperature range of  $-55^{\circ}$ C to  $+125^{\circ}$ C for the UC1848,  $-40^{\circ}$ C to  $+85^{\circ}$ C for the UC2848, and  $0^{\circ}$ C to  $+70^{\circ}$ C for the UC3848. Test conditions are: VCC = 12V, CT = 400pF, CI = 100pF, IOFF = 100 $\mu$ A, CDC = 100nF, Cvs = 100pF, and Ivs = 400 $\mu$ A, TA = TJ.

| PARAMETER                  | TEST CONDITIONS              | MIN  | TYP  | MAX  | UNITS |
|----------------------------|------------------------------|------|------|------|-------|
| UV Comparator              |                              |      |      |      |       |
| Turn-on Threshold          |                              | 4.1  | 4.35 | 4.6  | V     |
| Rhysteresis                | Vuv = 4.2V                   | 77   | 90   | 103  | kΩ    |
| Reference                  |                              | •    |      |      | _     |
| VREF                       | TA = 25°C                    | 4.95 | 5    | 5.05 | V     |
|                            | 0 < Io < 10mA, 12 < VCC < 20 | 4.93 |      | 5.07 | V     |
| Line Regulation            | 12 < VCC < 20V               |      | 4    | 15   | mV    |
| Load Regulation            | 0 < Io < 10mA                |      | 3    | 15   | mV    |
| Short Circuit Current      | VREF = 0V                    | 30   | 50   | 70   | mA    |
| Output Stage               |                              | •    |      |      |       |
| Rise & Fall Time (Note 1)  | CI = 1nF                     |      | 20   | 45   | ns    |
| Output Low Saturation      | Io = 20mA                    |      | 0.25 | 0.4  | V     |
|                            | Io = 200mA                   |      | 1.2  | 2.2  | V     |
| Output High Saturation     | Io = -200mA                  |      | 2.0  | 3.0  | V     |
| UVLO Output Low Saturation | Io = 20mA                    |      | 0.8  | 1.2  | V     |
| Icc                        |                              | •    |      | •    |       |
| ISTART                     | VCC = 12V                    |      | 0.2  | 0.4  | mA    |
| Icc (pre-start)            | VCC = 15V, V(UV) = 0         |      | 0.5  | 1    | mA    |
| Icc (run)                  |                              |      | 22   | 26   | mA    |

Note 1: Ensured by design.

#### APPLICATION INFORMATION

## **Under Voltage Lockout**

The Under Voltage Lockout block diagram is shown in Fig 1. The VCC comparator monitors chip supply voltage. Hysteretic thresholds are set at 13V and 10V to facilitate off-line applications. If the VCC comparator is low, ICC is low (<500 $\mu$ A) and the output is low.

The UV comparator monitors input line voltage ( $V_{IN}$ ). A pair of resistors divides the input line to UV. Hysteretic input line thresholds are programmed by Rv1 and Rv2. The thresholds are

 $V_{IN}(on) = 4.35V \bullet (1 + Rv1/Rv2')$  and  $V_{IN}(off) = 4.35V \bullet (1 + Rv1/Rv2)$  where Rv2' = Rv2||90k.

The resulting hysteresis is

 $V_{IN}(hys) = 4.35V \cdot Rv1 / 90k.$ 

When the UV comparator is low,  $I_{CC}$  is low (500 $\!\mu\text{A})$  and the output is low.

When both the UV and VCC comparators are high, the internal bias circuitry for the rest of the chip is activated. The CDC pin (see discussion on Maximum Duty Cycle Control and Soft Start) and the Output are held low until VREF exceeds the 4.5V threshold of the VREF comparator. When VREF is good, control of the output driver is transferred to the PWM circuitry and CDC is allowed to charge.

If any of the three UVLO comparators go low, the UVLO latch is set, the output is held low, and CDC is discharged. This state will be maintained until all three comparators are high and the CDC pin is fully discharged.



Figure 1: Under voltage lockout.



Figure 2: Oscillator frequency.



Figure 3: Error amplifier gain and phase response over frequency.

#### Oscillator

A capacitor from the CT pin to GND programs oscillator frequency, as shown in Fig. 2. Frequency is determined by:

$$F = 1 / (10k CT)$$
.

The sawtooth wave shape is generated by a charging current of 200 A and a discharge current of 1800 A. The discharge time of the sawtooth is guaranteed dead time for the output driver. If the maximum duty cycle control is defeated by connecting DMAX to VREF, the maximum duty cycle is limited by the oscillator to 90%. If an adjustment is required, an additional trim resistor RT from CT to Ground can be used to adjust the oscillator frequency. RT should not be less than 40k. This will allow up to a 22% decrease in frequency.

#### **Inductor Current Waveform Synthesizer**

Average current mode control is a very useful technique to control the value of any current within a switching converter. Input current, output inductor current, switch current, diode current or almost any other current can be controlled. In order to implement average current mode control, the value of the current must be explicitly known at all times. To control output inductor current (IL) in a buck derived isolated converter, switch current provides inductor current information, but only during the on time

of the switch. During the off time, switch current drops abruptly to zero, but the inductor current actually diminishes with a slope  $dIL/dt = -V_O/L$ . This down slope must be synthesized in some manner on the primary side to provide the entire inductor current waveform for the control circuit.

The patented current waveform synthesizer (Fig. 4) consists of a unidirectional voltage follower which forces the voltage on capacitor CI to follow the on time switch current waveform. A programmable discharge current synthesizes the off time portion of the waveform. ION is the input to the follower. The discharge current is programmed at IOFF.

The follower has a one volt offset, so that zero current corresponds to one volt at CI. The best utilization of the UC3848 is to translate maximum average inductor current to a 4V signal level. Given N and Ns (the turns ratio of the power and current sense transformers), proper scaling of IL to V(CI) requires a sense resistor Rs as calculated from:

$$Rs = 4V Ns N/IL(max).$$

Restated, the maximum average inductor current will be limited to:

$$IL(max) = 4V$$
 Ns N/Rs.

IOFF and CI need to be chosen so that the ratio of dV(CI)/dt to dIL/dt is the same during switch off time as on time. Recommended nominal off current is 100 A. This requires

$$CI = (100 A N Ns L) / (Rs V_O(nom))$$

where L is the output inductor value and  $V_O(nom)$  is the converter regulated output voltage.

There are several methods to program IOFF. If accurate average current control is required during short circuit operation, IOFF must track output voltage. The method shown in Fig. 4 derives a voltage proportional to  $V_{\rm IN}$  D (Duty Cycle). (In a buck converter, output voltage is proportional to VIN D.) A resistively loaded diode connection to the bootstrap winding yields a square wave whose amplitude is proportional to VIN and is duty cycle modulated by the control circuit. Averaging this waveform with a filter generates a primary side replica of secondary regulated  $V_{\rm O}$ . A single pole filter is shown, but in practice a two or three pole filter provides better transient response. Filtered voltage is converted by ROFF to a current to the IOFF pin to control CI down slope.

If the system is not sensitive to short circuit requirements, Figure 5 shows the simplest method of downslope generation: a single resistor (ROFF = 40k) from IOFF to VREF. The discharge current is then 100 $\mu$ A. The disadvantage to this approach is that the synthesizer continues to generate a down slope when the switch is off even during short circuit conditions. Actual inductor down slope is closer to zero during a short circuit. The penalty is that the average current is understated by an amount approximately equal to the nominal inductor ripple current. Output short circuit is therefore higher than the designed maximum output current.

A third method of generating IOFF is to add a second winding to the output inductor core (Fig. 6). When the power switch is off and inductor current flows in the free wheeling diode, the voltage across the inductor is equal to the output voltage plus the diode drop. This voltage is then transformed by the second winding to the primary side of the converter. The advantages to this approach are its inherent accuracy and bandwidth. Winding the second coil on the output inductor core while maintaining the required isolation makes this a more costly solution. In the example, ROFF =  $V_O$  /  $100\mu A$ . The  $4 \bullet$  ROFF resistor is added to compensate the one volt input level of the IOFF pin. Without this compensation, a minor current foldback behavior will be observed.



Figure 4: Inductor current waveform synthesizer.



Figure 5: Fixed IOFF.



Figure 6: Second inductor winding generation of IOFF.

## **Maximum Volt-Second Circuit**

A maximum volt-second product can be programmed by a resistor (Rvs) from VS to VIN and a capacitor (Cvs) from VS to ground (Figure 7). VS is discharged while the switch is off. When the output turns on, VS is allowed to charge. Since the threshold of the VS comparator is much less than VIN, the charging profile at Vs will be essentially linear. If VS crosses the 4.0V threshold before the PWM turns the output off, the VS comparator will turn the output off for the remainder of the cycle. The maximum volt-second product is

$$V_{IN} \bullet T_{ON}(max) = 4.0V \bullet Rvs \bullet Cvs.$$

## **Maximum Duty Cycle And Soft Start**

A patented technique is used to accurately program maximum duty cycle. Programming is accomplished by a divider from VREF to DMAX (Fig. 7). The value programmed is:

$$D(max) = Rd1 / (Rd1 + Rd2).$$

For proper operation, the integrating capacitor,  $C_{DC}$ , should be larger than  $C_{DC}(\text{min}) > T(\text{osc}) / 80\text{k}$ , where T(osc) is the oscillator period.  $C_{DC}$  also sets the soft start time constant, so values of  $C_{DC}$  larger than minimum may be desired. The soft start time constant is approximately:

$$T(ss) = 20k \cdot C_{DC}$$
.

#### **Ground Planes**

The output driver on the UC3848 is capable of 2A peak currents. Careful layout is essential for correct operation of the chip. A ground plane must be employed (Fig. 8). A unique section of the ground plane must be designated for high di/dt currents associated with the output stage. This point is the power ground to which to PGND pin is connected. Power ground can be separated from the rest of the ground plane and connected at a single point, although this is not strictly necessary if the high di/dt paths are well understood and accounted for. VCC should be bypassed directly to power ground with a good high frequency capacitor. The sources of the power MOSFET should connect to power ground as should the return connection for input power to the system and the bulk input capacitor. The output should be clamped with a high current Schottky diode to both VCC and PGND. Nothing else should be connected to power ground.

VREF should be bypassed directly to the signal portion of the ground plane with a good high frequency capacitor. Low esr/esl ceramic 1 F capacitors are recommended for both VCC and VREF. The capacitors from CT, CDC, and CI should likewise be connected to the signal ground plane.



Figure 7: Duty cycle control.



Figure 8: Ground plane considerations.



Figure 9: Typical application - an average current-mode isolated forward converter.





10-Jun-2014

#### PACKAGING INFORMATION

| Orderable Device | Status   | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|----------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                  | (1)      |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| UC1848J          | OBSOLETE | CDIP         | J       | 16   |         | TBD                        | Call TI          | Call TI             | -55 to 125   |                |         |
| UC2848DW         | LIFEBUY  | SOIC         | DW      | 16   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | UC2848DW       |         |
| UC2848DWG4       | LIFEBUY  | SOIC         | DW      | 16   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | UC2848DW       |         |
| UC2848J          | OBSOLETE | CDIP         | J       | 16   |         | TBD                        | Call TI          | Call TI             | -40 to 85    |                |         |
| UC3848DW         | LIFEBUY  | SOIC         | DW      | 16   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | UC3848DW       |         |
| UC3848DWG4       | LIFEBUY  | SOIC         | DW      | 16   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | UC3848DW       |         |
| UC3848DWTR       | LIFEBUY  | SOIC         | DW      | 16   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | UC3848DW       |         |
| UC3848N          | LIFEBUY  | PDIP         | N       | 16   | 25      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type  | 0 to 70      | UC3848N        |         |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.





10-Jun-2014

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF UC1848, UC3848:

Catalog: UC3848

Military: UC1848

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

• Military - QML certified for Military and Defense Applications

## PACKAGE MATERIALS INFORMATION

www.ti.com 14-Jul-2012

## TAPE AND REEL INFORMATION

## **REEL DIMENSIONS**





## **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## TAPE AND REEL INFORMATION

## \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UC3848DWTR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 14-Jul-2012



#### \*All dimensions are nominal

| ĺ | Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
|   | UC3848DWTR | SOIC         | DW              | 16   | 2000 | 367.0       | 367.0      | 38.0        |  |

## 14 LEADS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



DW (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AA.



# DW (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Refer to IPC7351 for alternate board design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

Products Applications

Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom Amplifiers amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps

DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u>

RFID <u>www.ti-rfid.com</u>

OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u>

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>